In today’s sub-100nm CMOS technologies, leakage current has become an important part of the total power consumption, affecting both yields and lifetime of digital circuits. Dual Vth assignment, which is proven to be an effective method of reducing leakage power in the past, is also effective in today’s technologies with certain modifications. In the paper, based on a statistical timing analysis (SSTA) framework we presented a dual Vth assignment method which can effectively reduce the leakage power even in the presence of large Vth variation. Besides, we use a statistical DAG pruning method which takes correlation between gates into account to speed up the dual Vth assignment algorithm. Experimental results show that statistical dual Vth as...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Abstract—We present a new approach for the estimation and optimization of standby power dissipation ...
As VLSI technology reaches 45nm technology node, leakage power optimization has become a major desig...
Dual-Vth technique is a mature and effective method for reducing leakage power consumption. Previous...
Abstract-The growing demand in the multimedia rich applications are motivating the low-power and hig...
Leakage power has become one of the most critical design con-cerns for the system-level chip designe...
Among several metrics for system performance, power consumption has become a major criterion. As vol...
Leakage power has become a serious concern in nanometer CMOS technologies and is a very important is...
DoctorAggressive technology scaling makes the process variations a significant problem in VLSI desig...
Increasing levels of process variability in sub-100nm CMOS design has become a critical concern for ...
Along with the fast development of dual-threshold voltage (dual-Vt) and multi-threshold technology, ...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
We propose a new method that uses a combined approach of sleep-state assignment and threshold voltag...
Clock skew scheduling has been traditionally considered as a tool for improving the clock period in ...
CMOS technology has scaled aggressively over the past few decades in an effort to enhance functional...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Abstract—We present a new approach for the estimation and optimization of standby power dissipation ...
As VLSI technology reaches 45nm technology node, leakage power optimization has become a major desig...
Dual-Vth technique is a mature and effective method for reducing leakage power consumption. Previous...
Abstract-The growing demand in the multimedia rich applications are motivating the low-power and hig...
Leakage power has become one of the most critical design con-cerns for the system-level chip designe...
Among several metrics for system performance, power consumption has become a major criterion. As vol...
Leakage power has become a serious concern in nanometer CMOS technologies and is a very important is...
DoctorAggressive technology scaling makes the process variations a significant problem in VLSI desig...
Increasing levels of process variability in sub-100nm CMOS design has become a critical concern for ...
Along with the fast development of dual-threshold voltage (dual-Vt) and multi-threshold technology, ...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
We propose a new method that uses a combined approach of sleep-state assignment and threshold voltag...
Clock skew scheduling has been traditionally considered as a tool for improving the clock period in ...
CMOS technology has scaled aggressively over the past few decades in an effort to enhance functional...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Abstract—We present a new approach for the estimation and optimization of standby power dissipation ...
As VLSI technology reaches 45nm technology node, leakage power optimization has become a major desig...