Abstract — The goal of transistor reordering for a logic gate is to reduce the propagation delay as well as the charging and discharging of internal capacitances to achieve low power consumption. In this paper, based on the input signal probabilities and transition densities, we propose a set of simple transistor reordering rules for both basic and complex CMOS gates to minimize the transition counts at the internal nodes. The most attractive feature of this approach is that not only the power consumption is reduced efficiently, but also the other performances are not degraded. Experimental results show that this technique typically reduces the power by about 10 % in average, but in some cases the improvement is even 35%. I
Growth in the speed and integration density of CMOS digital systems far outpaces the growth in batte...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
Abstract—We demonstrate a novel algorithm for assigning the threshold voltage to the gates in a digi...
This paper addresses the optimization of a circuit for low power using transistor reordering. The op...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
This paper explores the deterministic transistor reordering in low-voltage dynamic BiCMOS logic gate...
Thispaper proposes a method for achieving low-power control-logic modules using a combination of CMO...
With the growing scale of integration and the increased use of battery operated devices the power di...
In combinatorial blocks of static CMOS circuits transistor sizing can be applied for delay balancing...
In this paper we present an efficient technique to reduce the switching activity in a CMOS combinati...
[[abstract]]This paper describes methods for reducing power consumption. We propose using gate sizin...
The dissertation addresses several problems in the power optimization and power-delay tradeoffs in d...
In this paper we present an efficient technique to reduce the power dissipation in a technology mapp...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
Growth in the speed and integration density of CMOS digital systems far outpaces the growth in batte...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
Abstract—We demonstrate a novel algorithm for assigning the threshold voltage to the gates in a digi...
This paper addresses the optimization of a circuit for low power using transistor reordering. The op...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
This paper explores the deterministic transistor reordering in low-voltage dynamic BiCMOS logic gate...
Thispaper proposes a method for achieving low-power control-logic modules using a combination of CMO...
With the growing scale of integration and the increased use of battery operated devices the power di...
In combinatorial blocks of static CMOS circuits transistor sizing can be applied for delay balancing...
In this paper we present an efficient technique to reduce the switching activity in a CMOS combinati...
[[abstract]]This paper describes methods for reducing power consumption. We propose using gate sizin...
The dissertation addresses several problems in the power optimization and power-delay tradeoffs in d...
In this paper we present an efficient technique to reduce the power dissipation in a technology mapp...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
Growth in the speed and integration density of CMOS digital systems far outpaces the growth in batte...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
Abstract—We demonstrate a novel algorithm for assigning the threshold voltage to the gates in a digi...