Abstract We propose a high-performance hardware accelerator for intra prediction and mode decision in H.264/AVC video encoding. We use two intra prediction units to increase the performance. Taking advantage of function similarity and data reuse, we successfully reduce the hardware cost of the intra prediction units. Based on a modified mode decision algorithm, our design can deliver almost the same video quality as the reference software. We have implemented the proposed architecture in Verilog and synthesized it targeting towards a TSMC 0.13pm CMOS cell library. Running at 75MHz, our 36K-gate circuit is capable of real-time encoding 720p HD (1280x720) video sequences at 30 frames per second (fps). I
An intra prediction circuit in H.264/AVC is implemented. By choosing variable circuit path and reusi...
High performance video standards use prediction techniques to achieve high picture quality at low bi...
H.264/AVC compression standard provides tools and solutions for an efficient coding of video sequenc...
International audienceIn Motion Picture Experts Group (MPEG) and Video Coding Experts Group (VCEG) s...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
Prediction, including intra prediction and inter prediction, is the most critical issue in H.264 dec...
In this paper, an efficient hardware architecture for real-time implementation of intra prediction a...
The H.264 video coding standard can achieve considerably higher coding efficiency than previous stan...
Abstract—This paper proposes a high-performance architecture of the H.264 intra prediction circuit. ...
Abstract—This paper proposes a high-performance architecture of the H.264 intra prediction circuit. ...
High performance video standards use prediction techniques to achieve high picture quality at low bi...
intra encoder operated at 140 MHz with just 94 K gate count and 0.72-mm core area for digital video...
An intra prediction circuit in H.264/AVC is implemented. By choosing variable circuit path and reusi...
High performance video standards use prediction techniques to achieve high picture quality at low bi...
H.264/AVC compression standard provides tools and solutions for an efficient coding of video sequenc...
International audienceIn Motion Picture Experts Group (MPEG) and Video Coding Experts Group (VCEG) s...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
In this paper, we present an efficient hardware architecture for real-time implementation of intra p...
Prediction, including intra prediction and inter prediction, is the most critical issue in H.264 dec...
In this paper, an efficient hardware architecture for real-time implementation of intra prediction a...
The H.264 video coding standard can achieve considerably higher coding efficiency than previous stan...
Abstract—This paper proposes a high-performance architecture of the H.264 intra prediction circuit. ...
Abstract—This paper proposes a high-performance architecture of the H.264 intra prediction circuit. ...
High performance video standards use prediction techniques to achieve high picture quality at low bi...
intra encoder operated at 140 MHz with just 94 K gate count and 0.72-mm core area for digital video...
An intra prediction circuit in H.264/AVC is implemented. By choosing variable circuit path and reusi...
High performance video standards use prediction techniques to achieve high picture quality at low bi...
H.264/AVC compression standard provides tools and solutions for an efficient coding of video sequenc...