Asynchronous circuits operate correctly only under tim-ing assumptions. Hence testing those circuits for delay faults is crucial. This paper describes a three-step method to detect possible delay faults in a sequential asynchronous circuit. The delays that are to be tested must be provided by the synthesis system. By using this information a set of paths in the circuit that must be tested is identified (step 1). For these paths the circuit is made acyclic by insert-ing at least one scan latch in every cycle (step 2). Then test patterns are generated for these paths (step 3). These test patterns consist of setup and initialization vectors and the final test vector. We provide effective procedures to solve both the initialization and the test...
Journal ArticleThis paper presents a partial scan method for testing both the control and data path...
This new method allows any sequential-circuit test generation program to produce path delay tests fo...
Also in: European Test Workshop (ETW), 27 au 29 mai 1998, Barcelona, Espagne, pp. 44-48International...
This article presents a technique for the extension of delay fault test pattern generation to synchr...
some design disciplines have been adopted. For example, the level-sensitive scan design discip-line ...
Delay-insensitive (DI) circuits are asynchronous circuits whose functional correctness is independen...
This new method allows any sequential-circuit test generation program to produce path delay tests fo...
This dissertation is concerned with testing of asynchronous circuits. Asynchronous circuits are attr...
This article presents a technique for the extension of delay fault test pattern generation to synchr...
International audienceDelay testing that requires the application of consecutive two-pattern tests i...
MO- WORK REPOmD on delay testing is applicable only to the scan type of circuits. This restricted pr...
A method is developed to test delay-insensitive circuits, using the single stuck-at fault model. The...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
This paper proposes an approach to non-robust and functionally sensitizable path delay test generati...
In this work we propose a novel concept called state tuple to represent the states of lines in a cir...
Journal ArticleThis paper presents a partial scan method for testing both the control and data path...
This new method allows any sequential-circuit test generation program to produce path delay tests fo...
Also in: European Test Workshop (ETW), 27 au 29 mai 1998, Barcelona, Espagne, pp. 44-48International...
This article presents a technique for the extension of delay fault test pattern generation to synchr...
some design disciplines have been adopted. For example, the level-sensitive scan design discip-line ...
Delay-insensitive (DI) circuits are asynchronous circuits whose functional correctness is independen...
This new method allows any sequential-circuit test generation program to produce path delay tests fo...
This dissertation is concerned with testing of asynchronous circuits. Asynchronous circuits are attr...
This article presents a technique for the extension of delay fault test pattern generation to synchr...
International audienceDelay testing that requires the application of consecutive two-pattern tests i...
MO- WORK REPOmD on delay testing is applicable only to the scan type of circuits. This restricted pr...
A method is developed to test delay-insensitive circuits, using the single stuck-at fault model. The...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
This paper proposes an approach to non-robust and functionally sensitizable path delay test generati...
In this work we propose a novel concept called state tuple to represent the states of lines in a cir...
Journal ArticleThis paper presents a partial scan method for testing both the control and data path...
This new method allows any sequential-circuit test generation program to produce path delay tests fo...
Also in: European Test Workshop (ETW), 27 au 29 mai 1998, Barcelona, Espagne, pp. 44-48International...