Existing static timing analyzers make several assumptions about circuits, implicitly trading off accuracy for speed. In this paper we examine the validity of these assumptions, notably the slope approximation to waveforms, single-input transitions, and the choice of a propagating signal based on a single voltage-time point. We provide data on static CMOS gates that show delays obtained in this way can be optimistic by more than 30%. We propose a new approach, Waveform-based Timing Analysis that employs a state-of-the-art circuit simulator as the underlying delay modeler. We show that such an approach can achieve more accurate delays than slope-based timing analyzers at a computation cost that still allows iterations between design modificat...
Submitted on behalf of EDAA (http://www.edaa.com/)International audienceA technique based on the sen...
The paper describes a semianalytic slope delay model for CMOS switch-level timing verification. It i...
A new and efficient procedure is proposed to evaluate the timing performance of VLSI circuits with c...
Existing static timing analyzers make several assumptions about circuits, implicitly trading off acc...
Static timing analysis has traditionally used the PERT method for identifying the critical path of a...
This paper presents a methodology for accurate propagation of delay information through a gate for t...
This thesis presents systematic modeling and analysis techniques for the accurate and efficient timi...
This thesis presents systematic modeling and analysis techniques for the accurate and efficient timi...
In this dissertation, we investigate the notion of signal delay and propose a new, abstract model of...
In this dissertation, we investigate the notion of signal delay and propose a new, abstract model of...
Static timing analysis (STA) is an integral part of modern VLSI chip design. Table lookup based meth...
This paper presents a new model for CMOS structures delays estimation based on a deep analysis of co...
2011-10-03Static timing analysis (STA) is a key tool used for the design, optimization, and final si...
It is known that ramp-based models are not su±cient for accurate timing modeling. In this paper, we ...
Submitted on behalf of EDAA (http://www.edaa.com/)International audienceA technique based on the sen...
Submitted on behalf of EDAA (http://www.edaa.com/)International audienceA technique based on the sen...
The paper describes a semianalytic slope delay model for CMOS switch-level timing verification. It i...
A new and efficient procedure is proposed to evaluate the timing performance of VLSI circuits with c...
Existing static timing analyzers make several assumptions about circuits, implicitly trading off acc...
Static timing analysis has traditionally used the PERT method for identifying the critical path of a...
This paper presents a methodology for accurate propagation of delay information through a gate for t...
This thesis presents systematic modeling and analysis techniques for the accurate and efficient timi...
This thesis presents systematic modeling and analysis techniques for the accurate and efficient timi...
In this dissertation, we investigate the notion of signal delay and propose a new, abstract model of...
In this dissertation, we investigate the notion of signal delay and propose a new, abstract model of...
Static timing analysis (STA) is an integral part of modern VLSI chip design. Table lookup based meth...
This paper presents a new model for CMOS structures delays estimation based on a deep analysis of co...
2011-10-03Static timing analysis (STA) is a key tool used for the design, optimization, and final si...
It is known that ramp-based models are not su±cient for accurate timing modeling. In this paper, we ...
Submitted on behalf of EDAA (http://www.edaa.com/)International audienceA technique based on the sen...
Submitted on behalf of EDAA (http://www.edaa.com/)International audienceA technique based on the sen...
The paper describes a semianalytic slope delay model for CMOS switch-level timing verification. It i...
A new and efficient procedure is proposed to evaluate the timing performance of VLSI circuits with c...