Domain-specific reconfigurable arrays are embedded arrays optimized for one domain of applications providing performance improvements over generic embedded Field Programmable Gate Arrays (FPGAs). In this paper, an embedded reconfigurable array that targets Distributed Arithmetic (DA) implementations is presented. DA includes calculations that are commonly found in multimedia applications, such as filtering and Discrete Cosine Transform (DCT). Two benchmark DCT circuits are implemented on the array, on conventional FPGAs and on hardwired cores. The performance measured shows considerable improvements in area, power consumption and timing when comparing the presented array with FPGAs. Experimental results are provided which demonstrate the su...
In this paper, we propose a cost-effective reconfigurable accelerator for the platform-based system-...
A new class of fast Fourier transform (FFT) architecture, based on the use of distributed memories, ...
This paper aims to describe a proposal of a reconfigurable and heterogeneous computing architecture ...
The discrete cosine transform (DCT) is a key step in many image and video-coding applications, and i...
Distributed Arithmetic (DA) plays an important role in designing digital signal processing modules f...
The discrete cosine transform (DCT) is a key step in many image and video-coding applications, and i...
Higher performance, lower cost, increasingly minimizing integrated circuit components, and higher p...
In this article, we propose field programmable gate array-based scalable architecture for discrete c...
In this article, we propose field programmable gate array-based scalable architecture for discrete c...
Domain-specific heterogeneous reconfigurable arrays provide high performance over generic Field Prog...
A description is given of the development of a hardware circuit based on a distributed arithmetic ar...
Current approaches towards building a reconfigurable processor are targeted towards general purpose ...
In this paper we describe a reconfigurable architecture optimised for media processing, and based on...
During the last three decades, reconfigurable logic has been growing steadily and can now be found i...
Disclosed herein is a reconfigurable mixed signal distributed arithmetic system including: an array ...
In this paper, we propose a cost-effective reconfigurable accelerator for the platform-based system-...
A new class of fast Fourier transform (FFT) architecture, based on the use of distributed memories, ...
This paper aims to describe a proposal of a reconfigurable and heterogeneous computing architecture ...
The discrete cosine transform (DCT) is a key step in many image and video-coding applications, and i...
Distributed Arithmetic (DA) plays an important role in designing digital signal processing modules f...
The discrete cosine transform (DCT) is a key step in many image and video-coding applications, and i...
Higher performance, lower cost, increasingly minimizing integrated circuit components, and higher p...
In this article, we propose field programmable gate array-based scalable architecture for discrete c...
In this article, we propose field programmable gate array-based scalable architecture for discrete c...
Domain-specific heterogeneous reconfigurable arrays provide high performance over generic Field Prog...
A description is given of the development of a hardware circuit based on a distributed arithmetic ar...
Current approaches towards building a reconfigurable processor are targeted towards general purpose ...
In this paper we describe a reconfigurable architecture optimised for media processing, and based on...
During the last three decades, reconfigurable logic has been growing steadily and can now be found i...
Disclosed herein is a reconfigurable mixed signal distributed arithmetic system including: an array ...
In this paper, we propose a cost-effective reconfigurable accelerator for the platform-based system-...
A new class of fast Fourier transform (FFT) architecture, based on the use of distributed memories, ...
This paper aims to describe a proposal of a reconfigurable and heterogeneous computing architecture ...