In this paper, we propose power consumption models for complex gates and transmission gates, which are extended from the model of basic gates proposed in [1]. We also describe an accurate power characterization method for CMOS standard cell libraries which accounts for the effects of input slew rate, output loading, and logic state dependencies. The characterization methodology separates the power consumption of a cell into three components, e.g., capacitive feedthrough power, short-circuit power, and dynamic power. For each component, power equation is derived from SPICE simulation results where the netlist is extracted from cell's layout. Experimental results on a set of ISCAS'85 benchmark circuits show that the power estimation...
THESIS 7351The last decade has seen the inclusion of power consumption criteria in the list of desig...
Technology mapping is one of the major steps in the synthesis process of integrated circuits. Effici...
A simplified method for characterization of standard library cells based on the linear delay model i...
In this paper we present a power dissipation model considering the charging/discharging of capacitan...
this paper, we discuss on accuracy of power dissipation models for CMOS VLSI circuits. Some research...
In this paper, we discuss on accuracy of several kinds of power dissipation model for CMOS VLSI circ...
This paper presents an improved VHDL implementation of a power- and delay model which accounts for i...
International audiencePower management techniques are applied at high abstraction levels to reduce c...
Cell libraries are collections of logic cores (cells) used to construct larger chip designs; hence, ...
Analyzing power consumption is a major factor in CMOS electronic design procedure. Power estimation ...
This paper presents a unified power and timing modeling for ASIC libraries. This ASIC library is be-...
Computer-aided design (CAD) tools are frequently employed to verify the design objectives before the...
Increasing demand for portable electronics for computing and communication, as well as other applica...
Transistlw-level power simulators, which are more accurate than logic-level power estimators, have b...
Computer-aided design ( CAD) tools are frequently employed to verify the design objectives before th...
THESIS 7351The last decade has seen the inclusion of power consumption criteria in the list of desig...
Technology mapping is one of the major steps in the synthesis process of integrated circuits. Effici...
A simplified method for characterization of standard library cells based on the linear delay model i...
In this paper we present a power dissipation model considering the charging/discharging of capacitan...
this paper, we discuss on accuracy of power dissipation models for CMOS VLSI circuits. Some research...
In this paper, we discuss on accuracy of several kinds of power dissipation model for CMOS VLSI circ...
This paper presents an improved VHDL implementation of a power- and delay model which accounts for i...
International audiencePower management techniques are applied at high abstraction levels to reduce c...
Cell libraries are collections of logic cores (cells) used to construct larger chip designs; hence, ...
Analyzing power consumption is a major factor in CMOS electronic design procedure. Power estimation ...
This paper presents a unified power and timing modeling for ASIC libraries. This ASIC library is be-...
Computer-aided design (CAD) tools are frequently employed to verify the design objectives before the...
Increasing demand for portable electronics for computing and communication, as well as other applica...
Transistlw-level power simulators, which are more accurate than logic-level power estimators, have b...
Computer-aided design ( CAD) tools are frequently employed to verify the design objectives before th...
THESIS 7351The last decade has seen the inclusion of power consumption criteria in the list of desig...
Technology mapping is one of the major steps in the synthesis process of integrated circuits. Effici...
A simplified method for characterization of standard library cells based on the linear delay model i...