Solving a system of linear equations has been widely used to compute seeds for LFSR reseeding to compress test patterns. However, as chip size is growing, solving linear equations requires a large number of computations that is proportional to n3. This paper proposes a new scan chain architecture and algorithm so that the order of computation is proportional to the number of scan cells in a chip. The new architecture is a methodology change that does not require complex Design-For-Testability (DFT) as proposed in the previous techniques. Instead of solving linear equations, the proposed new seed computation algorithm topologically determines seeds for test vectors. The compression ratio might be slightly lower than the other approaches, but...
textAs the size and complexity of systems-on-a-chips (SOCs) continue to grow, test data volume and ...
In this paper we propose a new algorithm for seeds selection in LFSR-based test-per-clock BIST. The ...
A novel technique for reducing the test sequences of re-seeding-based schemes is presented in this p...
... reseeding architecture is the limited seed efficiency due to the variance in the number of speci...
In this paper, we propose a new scheme for Built-In Test (BIT) that uses Multiple-polynomial Linear ...
An approach for input data compaction in the testing of circuits using scan and partial scan has rec...
In this paper a novel reseeding architecture for scan-based BIST, which uses an LFSR as TPG, is prop...
Reseeding is used to improve fault coverage of pseudo-random testing. The seed corresponds to the in...
This paper presents a new BIST reseeding method that can significantly increase the ratio of test da...
This paper presents a new BIST reseeding method that can significantly increase the ratio of test da...
Linear feedback shift register (LFSR) reseeding is an effective method for test data reduction. Howe...
A comparative analysis of the encoding efficiency of built-in-self-test (BIST) schemes based on rese...
textThis dissertation considers the problem of reducing the storage as well as the bandwidth (data ...
textAs the size and complexity of systems-on-a-chips (SOCs) continue to grow, test data volume and ...
Abstract—This paper presents a new low-power test-data-compression scheme based on linear feedback s...
textAs the size and complexity of systems-on-a-chips (SOCs) continue to grow, test data volume and ...
In this paper we propose a new algorithm for seeds selection in LFSR-based test-per-clock BIST. The ...
A novel technique for reducing the test sequences of re-seeding-based schemes is presented in this p...
... reseeding architecture is the limited seed efficiency due to the variance in the number of speci...
In this paper, we propose a new scheme for Built-In Test (BIT) that uses Multiple-polynomial Linear ...
An approach for input data compaction in the testing of circuits using scan and partial scan has rec...
In this paper a novel reseeding architecture for scan-based BIST, which uses an LFSR as TPG, is prop...
Reseeding is used to improve fault coverage of pseudo-random testing. The seed corresponds to the in...
This paper presents a new BIST reseeding method that can significantly increase the ratio of test da...
This paper presents a new BIST reseeding method that can significantly increase the ratio of test da...
Linear feedback shift register (LFSR) reseeding is an effective method for test data reduction. Howe...
A comparative analysis of the encoding efficiency of built-in-self-test (BIST) schemes based on rese...
textThis dissertation considers the problem of reducing the storage as well as the bandwidth (data ...
textAs the size and complexity of systems-on-a-chips (SOCs) continue to grow, test data volume and ...
Abstract—This paper presents a new low-power test-data-compression scheme based on linear feedback s...
textAs the size and complexity of systems-on-a-chips (SOCs) continue to grow, test data volume and ...
In this paper we propose a new algorithm for seeds selection in LFSR-based test-per-clock BIST. The ...
A novel technique for reducing the test sequences of re-seeding-based schemes is presented in this p...