The algorithms used in wireless applications are increasingly more sophisticated and consequently more challenging to implement in hardware. Traditional design flows require developing the micro architecture, coding the RTL, and verifying the generated RTL against the original functional C or MATLAB specification. This paper describes a C-based design flow that is well suited for the hardware implementation of DSP algorithms commonly found in wireless applications. The C design flow relies on guided synthesis to generate the RTL directly from the untimed C algorithm. The specifics of the C-based design flow are described using a simple DSP filtering algorithm consisting of a forward adaptive equalizer, a 64-QAM slicer and an adaptive decisi...
Abstract—A hierarchical, sensitivity-based ASIC design methodology is proposed and demonstrated in t...
Conference PaperIn this paper, an efficient design flow integrating Mentor Graphics Precesion C and ...
Wireless communications systems of the future will experience more dynamic channel conditions and a ...
Digital Signal Processing (DSP) is a basis for FPGA designs and is the core technology of many elect...
Wireless communication is a key aspect of current and future data communication, thus, it is used in...
We present a performance analysis framework that efficiently generates and analyzes hardware archite...
Many digital signal processing (DSP) and wireless communication applications utilize sophisticated a...
This paper presents an implementation of a channel equalizer for a wireless OFDM according to the I...
The recent raise of Internet of Things has increased the demand of energy-efficient wireless devices...
The need for high performance transceiver with high Signal to Noise Ratio (SNR) has driven the commu...
In the domain of digital wireless communication, flexible design implementations are increasingly ex...
International audienceIn the domain of digital wireless communication, flexible design implementatio...
Conference PaperIn this paper, we propose an un-timed C/C++ level verification methodology that inte...
This book describes a new design approach for energy-efficient, Domain-Specific Instruction set Proc...
In this paper, an efficient design flow integrating Mentor Graphics Precesion C and HDL designer is ...
Abstract—A hierarchical, sensitivity-based ASIC design methodology is proposed and demonstrated in t...
Conference PaperIn this paper, an efficient design flow integrating Mentor Graphics Precesion C and ...
Wireless communications systems of the future will experience more dynamic channel conditions and a ...
Digital Signal Processing (DSP) is a basis for FPGA designs and is the core technology of many elect...
Wireless communication is a key aspect of current and future data communication, thus, it is used in...
We present a performance analysis framework that efficiently generates and analyzes hardware archite...
Many digital signal processing (DSP) and wireless communication applications utilize sophisticated a...
This paper presents an implementation of a channel equalizer for a wireless OFDM according to the I...
The recent raise of Internet of Things has increased the demand of energy-efficient wireless devices...
The need for high performance transceiver with high Signal to Noise Ratio (SNR) has driven the commu...
In the domain of digital wireless communication, flexible design implementations are increasingly ex...
International audienceIn the domain of digital wireless communication, flexible design implementatio...
Conference PaperIn this paper, we propose an un-timed C/C++ level verification methodology that inte...
This book describes a new design approach for energy-efficient, Domain-Specific Instruction set Proc...
In this paper, an efficient design flow integrating Mentor Graphics Precesion C and HDL designer is ...
Abstract—A hierarchical, sensitivity-based ASIC design methodology is proposed and demonstrated in t...
Conference PaperIn this paper, an efficient design flow integrating Mentor Graphics Precesion C and ...
Wireless communications systems of the future will experience more dynamic channel conditions and a ...