Cache memories have been introduced to decrease the access time to the information due to the increasing gap between fast micro-processors and relatively slower main memories. Thus, there is a need for considering caches when validating the temporal behavior of real-time systems, in particular when estimating tasks ’ worst-case execution times (WCETs). In this paper, we use new theoretical re-sults to improve a static instruction cache analysis method for set-associative instruction caches with a Pseudo-LRU and a random replacement policies. The proposed method is experimented on three medium-size benchmarks to quan-tify the impact of the replacement policy on the tightness of WCET estimation. 1
International audienceSafety-critical systems require guarantees on their worst-case execution times...
International audienceThese last years, many researchers have proposed solutions to estimate the Wor...
Abstract — Caches in Embedded Systems improve average case performance, but they are a source of unp...
With the advent of increasingly complex hardware in real-time embedded systems (processors with perf...
Cache memories have been extensively used to bridge the gap between high speed processors and relati...
With the advent of increasingly complex hardware in real-time embedded systems (processors with perf...
International audienceWith the advent of increasingly complex hardware in real-time embedded systems...
An accurate and reliable estimation of a task's worst case execution time (WCET) is crucial for...
International audienceCache memories in modern embedded processors are known to improve average memo...
International audienceOn real-time systems running under timing constraints, scheduling can be perfo...
Safety critical real-time applications in aviation, automotive and industrial automation have to gua...
Nowadays, the presence of cache hierarchies tends to be a common trend in processor architectures, e...
Worst-case execution time (WCET) analysis of systems with data caches is one of the key challenges i...
Multi-core chips have been increasingly adopted by the microprocessor industry. For real-time system...
International audienceEstimating worst-case execution times (WCETs) for architectures with caches re...
International audienceSafety-critical systems require guarantees on their worst-case execution times...
International audienceThese last years, many researchers have proposed solutions to estimate the Wor...
Abstract — Caches in Embedded Systems improve average case performance, but they are a source of unp...
With the advent of increasingly complex hardware in real-time embedded systems (processors with perf...
Cache memories have been extensively used to bridge the gap between high speed processors and relati...
With the advent of increasingly complex hardware in real-time embedded systems (processors with perf...
International audienceWith the advent of increasingly complex hardware in real-time embedded systems...
An accurate and reliable estimation of a task's worst case execution time (WCET) is crucial for...
International audienceCache memories in modern embedded processors are known to improve average memo...
International audienceOn real-time systems running under timing constraints, scheduling can be perfo...
Safety critical real-time applications in aviation, automotive and industrial automation have to gua...
Nowadays, the presence of cache hierarchies tends to be a common trend in processor architectures, e...
Worst-case execution time (WCET) analysis of systems with data caches is one of the key challenges i...
Multi-core chips have been increasingly adopted by the microprocessor industry. For real-time system...
International audienceEstimating worst-case execution times (WCETs) for architectures with caches re...
International audienceSafety-critical systems require guarantees on their worst-case execution times...
International audienceThese last years, many researchers have proposed solutions to estimate the Wor...
Abstract — Caches in Embedded Systems improve average case performance, but they are a source of unp...