This paper proposes a rapid and accurate evaluation scheme for cycle counts of a pipelined processor using evaluation reuse technique. Since exploration of an optimal processor is a time-consuming task due to large design space, fast evaluation methodology for an architecture is crucial. We introduce the performance simulation model which can evaluate the performance without considering the functional correctness. This model has an FSM-like form and can afford to take all hazard types of pipelined architectures into consideration. The proposed approach is based on the property that an application program, especially multimedia application, has many iterative loops in general. This property invokes many iterative operations in the simulation...
This paper describes the design and implementation of our high speed simulator for out-of-order micr...
A pipeline of processors can increase the throughput of streaming applications significantly. Commun...
Multiprocessors are increasingly being used in modern embedded systems for reasons of power and spee...
Performance evaluation is at the foundation of computer architecture research and development. Conte...
Performance evaluation is at the foundation of computer architecture research and development. Conte...
International audienceEarly estimation of performance has become necessary to facilitate design of c...
Although parallel computers have existed for many years, recently there has been a surge of academic...
SapePar-i860 is an execution driven “Simulator and Performance Evaluator for i860 based Parallel Arc...
SapePar-i860 is an execution driven “Simulator and Performance Evaluator for i860 based Parallel Arc...
This thesis develops two techniques and a design space search hierarchy that can be used to examine ...
This thesis develops two techniques and a design space search hierarchy that can be used to examine ...
Application performance on computer processors depends on a number of complex architectural and micr...
Application performance on computer processors depends on a number of complex architectural and micr...
166 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1992.High speed computer systems p...
Abstract- Performance evaluation is a serious challenge in designing or optimizing reconfigurable in...
This paper describes the design and implementation of our high speed simulator for out-of-order micr...
A pipeline of processors can increase the throughput of streaming applications significantly. Commun...
Multiprocessors are increasingly being used in modern embedded systems for reasons of power and spee...
Performance evaluation is at the foundation of computer architecture research and development. Conte...
Performance evaluation is at the foundation of computer architecture research and development. Conte...
International audienceEarly estimation of performance has become necessary to facilitate design of c...
Although parallel computers have existed for many years, recently there has been a surge of academic...
SapePar-i860 is an execution driven “Simulator and Performance Evaluator for i860 based Parallel Arc...
SapePar-i860 is an execution driven “Simulator and Performance Evaluator for i860 based Parallel Arc...
This thesis develops two techniques and a design space search hierarchy that can be used to examine ...
This thesis develops two techniques and a design space search hierarchy that can be used to examine ...
Application performance on computer processors depends on a number of complex architectural and micr...
Application performance on computer processors depends on a number of complex architectural and micr...
166 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1992.High speed computer systems p...
Abstract- Performance evaluation is a serious challenge in designing or optimizing reconfigurable in...
This paper describes the design and implementation of our high speed simulator for out-of-order micr...
A pipeline of processors can increase the throughput of streaming applications significantly. Commun...
Multiprocessors are increasingly being used in modern embedded systems for reasons of power and spee...