A low power multilevel interconnect architecture that uses wave-pipelined multiplexed (WPM) interconnect routing is proposed in this paper. WPM takes advantage of existing interconnect idleness and implements low-overhead wire sharing to reduce the number of routing tracks required for intra-macrocell communication. It is shown that the extra available routing area could then be used to redesign the interconnect network to substantially reduce coupling capacitance and driver sizes. System-level simulation reveals that the systematic application of WPM reduces total power of a 40M transistor macrocell by almost 28 % without any loss in performance. 1
Optical interconnects are being considered for short link data networks as a solution enabling highe...
We consider the power-efficient design of an Internet protocol (IP)-over-wavelength division multipl...
Increasingly high capacity data transfer in storage area networking, high performance computing and ...
Abstract—Every new VLSI technology generation has resulted in interconnects increasingly limiting th...
The ever-increasing number of transistors on a chip has resulted in very large scale integration (VL...
Abstract—The growing number of cores in chip multi-processors increases the importance of interconne...
Abstract — Implementation of low energy, low latency transmission line interconnects on a network-on...
Throughput and latency are critical parameters in multiprocessor interconnection networks. These par...
We propose circuits for low power high throughput multilevel current mode signaling using 2 bit simu...
As semiconductor technology advances in the ultra deep sub -micron era, on-chip global interconnecti...
Main-stream general-purpose microprocessors require a collection of high-performance interconnects t...
This paper describes an unconventional way to apply wireless networking in emerging technologies. It...
High-capacity switched interconnects based on semiconductor optical amplifier switches are studied f...
We consider the power-efficient design of an Internet protocol (IP)-over-wavelength division multipl...
Next generation high performance computing will most likely depend on the massively parallel compute...
Optical interconnects are being considered for short link data networks as a solution enabling highe...
We consider the power-efficient design of an Internet protocol (IP)-over-wavelength division multipl...
Increasingly high capacity data transfer in storage area networking, high performance computing and ...
Abstract—Every new VLSI technology generation has resulted in interconnects increasingly limiting th...
The ever-increasing number of transistors on a chip has resulted in very large scale integration (VL...
Abstract—The growing number of cores in chip multi-processors increases the importance of interconne...
Abstract — Implementation of low energy, low latency transmission line interconnects on a network-on...
Throughput and latency are critical parameters in multiprocessor interconnection networks. These par...
We propose circuits for low power high throughput multilevel current mode signaling using 2 bit simu...
As semiconductor technology advances in the ultra deep sub -micron era, on-chip global interconnecti...
Main-stream general-purpose microprocessors require a collection of high-performance interconnects t...
This paper describes an unconventional way to apply wireless networking in emerging technologies. It...
High-capacity switched interconnects based on semiconductor optical amplifier switches are studied f...
We consider the power-efficient design of an Internet protocol (IP)-over-wavelength division multipl...
Next generation high performance computing will most likely depend on the massively parallel compute...
Optical interconnects are being considered for short link data networks as a solution enabling highe...
We consider the power-efficient design of an Internet protocol (IP)-over-wavelength division multipl...
Increasingly high capacity data transfer in storage area networking, high performance computing and ...