Low power oriented circuit optimization consists in selecting the best alternative between gate sizing, buffer insertion and logic structure transformation, for satisfying a delay constraint at minimum area cost. In this paper we used a closed form model of delay in CMOS structures to define metrics for a deterministic selection of the optimization alternative. The target is delay constraint satisfaction with minimum area cost. We validate the design space exploration method, defining maximum and minimum delay bounds on logical paths. Then we adapt this method to a "constant sensitivity method " allowing to size a circuit at minimum area under a delay constraint. An optimisation protocol is finally defined to manage the trade-off ...
The geometry of CMOS processes has decreased in a steady pace over the years at the same time as the...
International audienceIn this paper we address the problem of delay constraint distribution on a CMO...
The authors present a tool for transistor sizing for the purpose of speed optimization. The tool, ca...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
International audienceOptimizing digital designs implies a selection of circuit implementation based...
This paper presents a unified model for delay estimation in various CMOS logic styles. It also deriv...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
Power consumption and soft-error tolerance have become major constraints in the design of DSM CMOS c...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
This report describes an efficient hierarchical design and optimization approach for ultra-low powe...
Efficient, generalized delay and power equations are proposed for large scale CMOS circuit analysis ...
This paper presents a unified model for delay estimation in various CMOS logic styles including conv...
International audienceIn this paper we address the problem of delay constraint distribution on CMOS ...
The geometry of CMOS processes has decreased in a steady pace over the years at the same time as the...
International audienceIn this paper we address the problem of delay constraint distribution on a CMO...
The authors present a tool for transistor sizing for the purpose of speed optimization. The tool, ca...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
International audienceOptimizing digital designs implies a selection of circuit implementation based...
This paper presents a unified model for delay estimation in various CMOS logic styles. It also deriv...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
Power consumption and soft-error tolerance have become major constraints in the design of DSM CMOS c...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
This report describes an efficient hierarchical design and optimization approach for ultra-low powe...
Efficient, generalized delay and power equations are proposed for large scale CMOS circuit analysis ...
This paper presents a unified model for delay estimation in various CMOS logic styles including conv...
International audienceIn this paper we address the problem of delay constraint distribution on CMOS ...
The geometry of CMOS processes has decreased in a steady pace over the years at the same time as the...
International audienceIn this paper we address the problem of delay constraint distribution on a CMO...
The authors present a tool for transistor sizing for the purpose of speed optimization. The tool, ca...