Abstract—Systems on Chip (SoCs) congregate multiple modules and advanced interconnection schemes, such as networks on chip (NoCs). One relevant problem in SoC design is module mapping onto a NoC targeting low energy. To date, few works are available on design and evaluation of mapping algorithms. The main goal of this work is to propose some algorithms and evaluate its results and performance with regard to low energy NoC mappings. These include exhaustive and stochastic search methods and heuristic approaches, and some combinations. The use of combined approaches compared to pure stochastic algo-rithms provides average reductions above 98 % in execution time, while keeping energy saving within at most 5 % of the best results. In addition, ...
Network-on-chip (NoC) has been proposed as a solution for the global communication challenges of Sys...
AbstractScalable 3D Networks-on-Chip (NoC) designs are needed to match the ever-increasing communica...
Power optimization is an important part of network-on-chip(NoC) design. This paper proposes an impro...
Networks-on-Chip (NoC) is a communication paradigm for Systems-on-Chip (SoC). NoC design flow contai...
Due to technology scaling, it is expected that future chips would integrate tens to hundreds of func...
A complex application implemented as a System-on-Chip (SoC) demands extensive system level modeling....
International audienceCurrent SoC design trends are characterized by the integration of larger amoun...
Mapping application task graphs on intellectual property (IP) cores into network-on-chip (NoC) is a ...
A chiplet placement algorithm for 2.5-D IC integration on an interposer is discussed in this paper. ...
3-D Networks-on-Chip (NoC) emerge as a potent solution to address both the interconnection and desig...
Network on chip (NoC) is a promising communication infrastructure for multiple cores on a chip to ex...
Abstract 3-D Networks-on-Chip (NoC) emerge as a potent solution to address both the interconnection ...
This chapter presents the latest advances in energy-efficient NoC design. Early NoC architectures ar...
Networks-on-chip (NoC) is a promising on-chip communication paradigm that improves scalability and p...
Abstract—Current SoC design trends are characterized by the integration of larger amount of IPs targ...
Network-on-chip (NoC) has been proposed as a solution for the global communication challenges of Sys...
AbstractScalable 3D Networks-on-Chip (NoC) designs are needed to match the ever-increasing communica...
Power optimization is an important part of network-on-chip(NoC) design. This paper proposes an impro...
Networks-on-Chip (NoC) is a communication paradigm for Systems-on-Chip (SoC). NoC design flow contai...
Due to technology scaling, it is expected that future chips would integrate tens to hundreds of func...
A complex application implemented as a System-on-Chip (SoC) demands extensive system level modeling....
International audienceCurrent SoC design trends are characterized by the integration of larger amoun...
Mapping application task graphs on intellectual property (IP) cores into network-on-chip (NoC) is a ...
A chiplet placement algorithm for 2.5-D IC integration on an interposer is discussed in this paper. ...
3-D Networks-on-Chip (NoC) emerge as a potent solution to address both the interconnection and desig...
Network on chip (NoC) is a promising communication infrastructure for multiple cores on a chip to ex...
Abstract 3-D Networks-on-Chip (NoC) emerge as a potent solution to address both the interconnection ...
This chapter presents the latest advances in energy-efficient NoC design. Early NoC architectures ar...
Networks-on-chip (NoC) is a promising on-chip communication paradigm that improves scalability and p...
Abstract—Current SoC design trends are characterized by the integration of larger amount of IPs targ...
Network-on-chip (NoC) has been proposed as a solution for the global communication challenges of Sys...
AbstractScalable 3D Networks-on-Chip (NoC) designs are needed to match the ever-increasing communica...
Power optimization is an important part of network-on-chip(NoC) design. This paper proposes an impro...