Abstract—This work presents a robust background calibration scheme for switched-capacitor (SC) pipelined analog-to-digital converters. A SC multiplying digital-to-analog converter (MDAC) is usually linearized by high-gain capacitive feedback. Its con-version gain can be measured by splitting the input sampling capacitor and injecting a random sequence into the signal path. The magnitude of the random sequence can be extracted later in the digital domain. The use of input-dependent generation of the random sequence can eliminate the extra signal range requirement and also save calibration time. Furthermore, the use of random choppers to scramble signal can ensure all necessary calibration data can be collected within a given time regardless ...
Amodification of the background digital calibration procedure for A/D converters by Li andMoon is pr...
A modification of the background digital calibration procedure for A/D converters by Li and Moon is ...
Abstract—This paper presents a digital background calibration technique that embraces comparator dec...
Abstract—This study presents a 15-b 40-MS/s switched-capac-itor CMOS pipelined analog-to-digital con...
With the rapid growth of powerful digital algorithms in communications and control technology, it is...
This thesis presents a novel adaptive self-calibration scheme that can correct linear static errors ...
Abstract-This paper analyses the performances of a recently proposed background calibration techniqu...
Design of high resolution ADCs in scaled CMOS technology is challenging due to increased component m...
This paper analyses the performance of a recently proposed background calibration technique with dig...
This paper describes a 14-bit 2OMSPS switched-capacitor Stage Stae21- tSage N pipelined ADC that emp...
A novel background calibration technique for capacitor mismatches is proposed in this paper. The cap...
In this paper, a combined digital foreground self-calibration algorithm is designed to calibrate the...
A novel technique for the digital background calibration of time-interleaved analog-to-digital conve...
Graduation date: 2004Pipelined analog to digital converters (ADCs) are very important building\ud bl...
In this paper, we present a digital background calibration technique for pipelined analog-to-digital...
Amodification of the background digital calibration procedure for A/D converters by Li andMoon is pr...
A modification of the background digital calibration procedure for A/D converters by Li and Moon is ...
Abstract—This paper presents a digital background calibration technique that embraces comparator dec...
Abstract—This study presents a 15-b 40-MS/s switched-capac-itor CMOS pipelined analog-to-digital con...
With the rapid growth of powerful digital algorithms in communications and control technology, it is...
This thesis presents a novel adaptive self-calibration scheme that can correct linear static errors ...
Abstract-This paper analyses the performances of a recently proposed background calibration techniqu...
Design of high resolution ADCs in scaled CMOS technology is challenging due to increased component m...
This paper analyses the performance of a recently proposed background calibration technique with dig...
This paper describes a 14-bit 2OMSPS switched-capacitor Stage Stae21- tSage N pipelined ADC that emp...
A novel background calibration technique for capacitor mismatches is proposed in this paper. The cap...
In this paper, a combined digital foreground self-calibration algorithm is designed to calibrate the...
A novel technique for the digital background calibration of time-interleaved analog-to-digital conve...
Graduation date: 2004Pipelined analog to digital converters (ADCs) are very important building\ud bl...
In this paper, we present a digital background calibration technique for pipelined analog-to-digital...
Amodification of the background digital calibration procedure for A/D converters by Li andMoon is pr...
A modification of the background digital calibration procedure for A/D converters by Li and Moon is ...
Abstract—This paper presents a digital background calibration technique that embraces comparator dec...