Abstract—This paper describes a fully differential DLL-based frequency multiplier using a noise-rejected voltage-controlled delay line (VCDL). In order to improve the power consumption and synthesized frequency range of the DLL-based frequency multiplier, we design an edge combiner using current mode logic to generate fully differential output clock. This edge combiner consists of four stage fully differential current logic with XOR scheme. It can obtain the characteristic of high speed operation. Based on TSMC 0.18um 1P6M N-well CMOS process, the simulation results show that the DLL can operate from 360 to 550MHz. And, the frequency multiplier can synthesize frequency from 720MHz to 2.2GHz. Proposed frequency multiplier produces the 2x and...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
A dual-loop delay-locked loop (DLL) was implemented by using an analog voltage-controlled delay line...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
[[abstract]]In this paper, a fast-locking delay-locked loop (DLL)-based frequency multiplier for wid...
[[abstract]]©2008 IEEE-A wide-range, low-power delay-locked loop based (DLL-based) frequency multipl...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Abstract—This paper shows the chip level implementation of an all digital low power DLL (Delay Locke...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
In this paper we present design, analysis and implementation of Delay Locked Loop (DLL) based clock ...
Generally phase lock loops (PLLs) are utilized in the implementation of the conventional clock gener...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
A dual-loop delay-locked loop (DLL) was implemented by using an analog voltage-controlled delay line...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
[[abstract]]In this paper, a fast-locking delay-locked loop (DLL)-based frequency multiplier for wid...
[[abstract]]©2008 IEEE-A wide-range, low-power delay-locked loop based (DLL-based) frequency multipl...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Abstract—This paper shows the chip level implementation of an all digital low power DLL (Delay Locke...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
In this paper we present design, analysis and implementation of Delay Locked Loop (DLL) based clock ...
Generally phase lock loops (PLLs) are utilized in the implementation of the conventional clock gener...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
A dual-loop delay-locked loop (DLL) was implemented by using an analog voltage-controlled delay line...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...