Abstract — Market and customer demands have continued to push the limits of CMOS performance. At-speed test has become a common method to ensure these high performance chips are being shipped to the customers fault-free. However, at-speed tests have been known to create higher-than-average switching activity, which normally is not accounted for in the design of the power supply network. This potentially creates conditions for additional delay in the chip; causing it to fail during test. In this paper, we propose a pattern compaction technique that considers the layout and gate distribution when generating transition delay fault patterns. The technique focuses on evenly distributing switching activity generated by the patterns across the lay...
This paper proposes a novel approach for the generation of test patterns suitable for detecting Gate...
Faster-than-at-speed test have been proposed to detect small delay defects. While these techniques i...
With the growing complexity of today\u27s integrated circuit designs, engineers have abandoned the u...
The semiconductor industry has widely accepted transition delay fault (TDF) and path delay fault (PD...
Abstract — Higher chip densities and the push for higher performance have continued to drive design ...
Due to shrinking technology, increasing functional frequency and density, and reduced noise margins ...
Given the rapid increase in the clock frequency of integrated circuits, the quality requirements of ...
The sensitivity of very deep submicron designs to supply volt-age noise is increasing due to higher ...
The Standard Delay Format (SDF) information is very important in timing-aware simulation of VLSI des...
In current technologies (65nm and beyond), functional failures caused by shorts, opens, and stuck-at...
[[abstract]]To guarantee that an application specific integrated circuits (ASIC) meets its timing re...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
The layout of a circuit can influence the probability of occurrence of faults. In this paper, we dev...
For two-pattern at-speed scan testing, the excessive power supply noise at the launch cycle may caus...
The increasing prevalence of timing-related failures in integrated circuits makes delay-fault test g...
This paper proposes a novel approach for the generation of test patterns suitable for detecting Gate...
Faster-than-at-speed test have been proposed to detect small delay defects. While these techniques i...
With the growing complexity of today\u27s integrated circuit designs, engineers have abandoned the u...
The semiconductor industry has widely accepted transition delay fault (TDF) and path delay fault (PD...
Abstract — Higher chip densities and the push for higher performance have continued to drive design ...
Due to shrinking technology, increasing functional frequency and density, and reduced noise margins ...
Given the rapid increase in the clock frequency of integrated circuits, the quality requirements of ...
The sensitivity of very deep submicron designs to supply volt-age noise is increasing due to higher ...
The Standard Delay Format (SDF) information is very important in timing-aware simulation of VLSI des...
In current technologies (65nm and beyond), functional failures caused by shorts, opens, and stuck-at...
[[abstract]]To guarantee that an application specific integrated circuits (ASIC) meets its timing re...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
The layout of a circuit can influence the probability of occurrence of faults. In this paper, we dev...
For two-pattern at-speed scan testing, the excessive power supply noise at the launch cycle may caus...
The increasing prevalence of timing-related failures in integrated circuits makes delay-fault test g...
This paper proposes a novel approach for the generation of test patterns suitable for detecting Gate...
Faster-than-at-speed test have been proposed to detect small delay defects. While these techniques i...
With the growing complexity of today\u27s integrated circuit designs, engineers have abandoned the u...