Increased integration in the form of multiple processor cores on a single die, relatively constant die sizes, shrinking power envelopes, and emerging applications create a new challenge for processor architects. How to build a processor that provides high single-thread performance and enables multiple of these to be placed on the same die for high throughput while dynamically adapting for future applications? Conventional approaches for high single-thread performance rely on large and complex cores to sustain a large instruction window for memory tolerance, making them unsuitable for multi-core chips. We present Continual Flow Pipelines (CFP) as a new non-blocking processor pipeline architecture that achieves the performance of a large inst...
Around 2003, newly activated power constraints caused single-thread performance growth to slow drama...
The Thick Control Flow (TCF) model packs together self-similar computations to simplify parallel pro...
The era of multi-core processors has begun. These multi- core processors represent a significant shi...
Application-specific processor design is a promising approach for meeting the performance and cost g...
Exploitation of parallelism has for decades been central to the pursuit of computing performance. Th...
The need for high-performance computing and low-power operation has led to the emergence of new proc...
Growing concerns about power have revived interest in in-order pipelines. In-order pipelines sacrifi...
Current integration trends embrace the prosperity of single-chip multi-core processors. Although mul...
Growing concerns about power have revived interest in in-order pipelines. In-order pipelines sacrifi...
Abstract — Switch on Event Multithreading (SoE MT, also known as coarse-grained MT and block MT) pro...
textExtracting high-performance from Chip Multiprocessors (CMPs) requires that the application be pa...
In this paper, we propose a compiler method for software pipelining of loop nests on multi-core chip...
Journal ArticleModern superscalar processors use wide instruction issue widths and out-of-order exe...
With the advances in very large scale integration (VLSI) technology, hundreds of billions of transis...
This dissertation presents a novel decoupled latency tolerance technique for 1000-core data parallel...
Around 2003, newly activated power constraints caused single-thread performance growth to slow drama...
The Thick Control Flow (TCF) model packs together self-similar computations to simplify parallel pro...
The era of multi-core processors has begun. These multi- core processors represent a significant shi...
Application-specific processor design is a promising approach for meeting the performance and cost g...
Exploitation of parallelism has for decades been central to the pursuit of computing performance. Th...
The need for high-performance computing and low-power operation has led to the emergence of new proc...
Growing concerns about power have revived interest in in-order pipelines. In-order pipelines sacrifi...
Current integration trends embrace the prosperity of single-chip multi-core processors. Although mul...
Growing concerns about power have revived interest in in-order pipelines. In-order pipelines sacrifi...
Abstract — Switch on Event Multithreading (SoE MT, also known as coarse-grained MT and block MT) pro...
textExtracting high-performance from Chip Multiprocessors (CMPs) requires that the application be pa...
In this paper, we propose a compiler method for software pipelining of loop nests on multi-core chip...
Journal ArticleModern superscalar processors use wide instruction issue widths and out-of-order exe...
With the advances in very large scale integration (VLSI) technology, hundreds of billions of transis...
This dissertation presents a novel decoupled latency tolerance technique for 1000-core data parallel...
Around 2003, newly activated power constraints caused single-thread performance growth to slow drama...
The Thick Control Flow (TCF) model packs together self-similar computations to simplify parallel pro...
The era of multi-core processors has begun. These multi- core processors represent a significant shi...