Abstract—In ultra-deep submicron very large-scale integration (VLSI) designs, clock network layout plays an increasingly important role on de-termining circuit quality indicated by timing, power consumption, cost, power-supply noise, and tolerance to process variations. In this brief, a new merging scheme is proposed for prescribed nonzero skew routings which are useful in reducing clock cycle time, suppressing power-supply noise, and improving tolerance to process variations. This technique is simple and easy to implement for practical applications. Experimental results on benchmark circuits with both buffered and unbuffered routings exhibit large improvement on wirelength and buffer cost compared with other ex-isting works. Index Terms—Cl...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
In this paper, we investigate the effect of multilevel networks on clock skew. We first define the s...
Our research focuses on routing the Clock Distribution Network (CDN). The CDN consumes an increasing...
In ultra-deep submicron VLSI designs, clock network layout plays an increasingly important role on d...
In ultra-deep submicron VLSI designs, clock network layout plays an increasingly important role in d...
In the design of high performance VLSI systems, minimization of clock skew is an increasingly import...
Abstract: In ultra-deep submicron VLSI circuits, clock network is a major source of power consumptio...
In the design of high performance VLSI systems, minimization of clock skew is an increasingly impor-...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
Traditional clock routing algorithms can be extended to embrace clock gating by merging minimum swit...
In this paper, we propose a novel hierarchical multiple-merge zero skew clock routing algorithm. The...
In this paper, we propose new approaches for solving the useful-skew tree (UST) routing problem [17]...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
xiv, 119 leaves : ill. ; 30 cm.PolyU Library Call No.: [THS] LG51 .H577M EIE 2010 LuAs the feature s...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
In this paper, we investigate the effect of multilevel networks on clock skew. We first define the s...
Our research focuses on routing the Clock Distribution Network (CDN). The CDN consumes an increasing...
In ultra-deep submicron VLSI designs, clock network layout plays an increasingly important role on d...
In ultra-deep submicron VLSI designs, clock network layout plays an increasingly important role in d...
In the design of high performance VLSI systems, minimization of clock skew is an increasingly import...
Abstract: In ultra-deep submicron VLSI circuits, clock network is a major source of power consumptio...
In the design of high performance VLSI systems, minimization of clock skew is an increasingly impor-...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
Traditional clock routing algorithms can be extended to embrace clock gating by merging minimum swit...
In this paper, we propose a novel hierarchical multiple-merge zero skew clock routing algorithm. The...
In this paper, we propose new approaches for solving the useful-skew tree (UST) routing problem [17]...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
xiv, 119 leaves : ill. ; 30 cm.PolyU Library Call No.: [THS] LG51 .H577M EIE 2010 LuAs the feature s...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
In this paper, we investigate the effect of multilevel networks on clock skew. We first define the s...
Our research focuses on routing the Clock Distribution Network (CDN). The CDN consumes an increasing...