Abstract−Application-specific or embedded systems with less than 16 processing cores are too small to use some kind of network on chip (NoC) for interconnection. On the other hand, a crossbar and related circuitry (arbiters, memory elements) are too expensive in terms of chip area. As only few pair-wise and collective communication patterns are mostly used in specific applications, we explore an interconnection network that can support only selected communication patterns and no others. The main contribution of the paper is designing of such networks without routers or arbiters, in a form of programmable combinational logic, with limited crossbar functionality. The interconnection network can be implemented by multiplexers or block RAMs on ...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...
The choice of the on-chip communication topology in many systems is of vital importance because it a...
International audienceWith the increasing complexity of algorithms and new applications, the design ...
Abstract—This paper introduces a new approach for a network on chip (NOC) design which is based on a...
An interconnect's versatility appears through its ability to support a variety of algorithmic ...
Abstract-- A new class of interconnection networks is proposed for processor to memory communication...
Abstract—Soft on-FGPA interconnection networks are gain-ing increasing importance since they simplif...
Abstract—Soft on-FGPA interconnection networks are gain-ing increasing importance since they simplif...
The scalable simulation of neuron communication needs a largeamount of computing resources. The high...
The design and realisation of reliable hardware CNN systems with a high number of cells is a key poi...
On-chip communication system has emerged as a prominently important subject in Very-Large- Scale-Int...
Conventional rigid and general purpose on-chip networks occupy significant logic and wire resources ...
International audienceIn this paper, we propose a design methodology of Multistage Interconnection N...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...
The choice of the on-chip communication topology in many systems is of vital importance because it a...
International audienceWith the increasing complexity of algorithms and new applications, the design ...
Abstract—This paper introduces a new approach for a network on chip (NOC) design which is based on a...
An interconnect's versatility appears through its ability to support a variety of algorithmic ...
Abstract-- A new class of interconnection networks is proposed for processor to memory communication...
Abstract—Soft on-FGPA interconnection networks are gain-ing increasing importance since they simplif...
Abstract—Soft on-FGPA interconnection networks are gain-ing increasing importance since they simplif...
The scalable simulation of neuron communication needs a largeamount of computing resources. The high...
The design and realisation of reliable hardware CNN systems with a high number of cells is a key poi...
On-chip communication system has emerged as a prominently important subject in Very-Large- Scale-Int...
Conventional rigid and general purpose on-chip networks occupy significant logic and wire resources ...
International audienceIn this paper, we propose a design methodology of Multistage Interconnection N...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...
The choice of the on-chip communication topology in many systems is of vital importance because it a...
International audienceWith the increasing complexity of algorithms and new applications, the design ...